Runtime Verification meets Controller Synthesis

dc.contributor.authorAzzopardi, Shaun
dc.contributor.authorPiterman, Nir
dc.contributor.authorSchneider, Gerardo
dc.date.accessioned2022-11-15T09:49:35Z
dc.date.available2022-11-15T09:49:35Z
dc.date.issued2022
dc.description.abstractReactive synthesis guarantees correct-by-construction controllers from logical specifications, but is costly—2EXPTIME-complete in the size of the specification. In a practical setting, the desired controllers need to interact with an environment, but the more precise the model of the environment used for synthesis, the greater the cost of synthesis. This can be avoided by using suitable abstractions of the environment, but this in turn requires appropriate techniques to mediate between controllers and the real environment. Runtime verification can help here, with monitors acting as these mediators, and even as activators or orchestrators of the desired controllers. In this paper we survey literature for combinations of monitors with controller synthesis, and consider other potential combinations as future research directions.en
dc.identifier.urihttps://hdl.handle.net/2077/74142
dc.language.isoengen
dc.relation.ispartofseriesLecture Notes in Computer Science book series (LNCS,volume 13701)en
dc.subjectReactive synthesisen
dc.subjectControllersen
dc.subjectRuntime veri cationen
dc.subjectMonitorsen
dc.titleRuntime Verification meets Controller Synthesisen
dc.typeTexten
dc.type.svepconference paper, peer revieweden

Files

Original bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
319773.pdf
Size:
1.12 MB
Format:
Adobe Portable Document Format
Description:
Conference paper

License bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
4.68 KB
Format:
Item-specific license agreed upon to submission
Description: